## 20.2.4.2 IA32 PERF GLOBAL STATUS RESET and IA32 PERF GLOBAL STATUS SET MSRS

With architectural performance monitoring version 3 and lower, clearing of the set bits in IA32\_PERF\_-GLOBAL\_STATUS MSR by software is done via IA32\_PERF\_GLOBAL\_OVF\_CTRL MSR. Starting with architectural performance monitoring version 4, software can manage the overflow and other indicators in IA32\_PERF\_-GLOBAL\_STATUS using separate interfaces to set or clear individual bits.

The address and the architecturally-defined bits of IA32\_PERF\_GLOBAL\_OVF\_CTRL is inherited by IA32\_PERF\_-GLOBAL\_STATUS\_RESET (see Figure 20-11). Further, IA32\_PERF\_GLOBAL\_STATUS\_RESET provides additional bit fields to clear the new indicators in IA32\_PERF\_GLOBAL\_STATUS described in Section 20.2.4.1.



Figure 20-11. IA32\_PERF\_GLOBAL\_STATUS\_RESET MSR and Architectural Perfmon Version 4

The IA32\_PERF\_GLOBAL\_STATUS\_SET MSR is introduced with architectural performance monitoring version 4. It allows software to set individual bits in IA32\_PERF\_GLOBAL\_STATUS. The IA32\_PERF\_GLOBAL\_STATUS\_SET interface can be used by a VMM to virtualize the state of IA32\_PERF\_GLOBAL\_STATUS across VMs.



Figure 20-12. IA32 PERF GLOBAL STATUS SET MSR and Architectural Perfmon Version 4

## 20.2.4.3 IA32 PERF GLOBAL INUSE MSR

In a contemporary software environment, multiple privileged service agents may wish to employ the processor's performance monitoring facilities. The IA32 MISC ENABLE.PERFMON AVAILABLE[bit 7] interface could not serve